Journal of South China University of Technology(Natural Science Edition) ›› 2004, Vol. 32 ›› Issue (11): 66-69.
Previous Articles Next Articles
Yang Bo Yin Jun-xun Shi Lei
Received:
Online:
Published:
Contact:
About author:
Abstract: To reduce the FPGA resources that RS decoder occupiesthe algorithm of RS decoding was studied.An approach to implement RS decoding in IP block error correction system on Actel ProASIC PLUS chip was also presented. In this approachRS(10081) was adopted for error correction.Based on the complicated operationthe solution to the decoderthat isthe modified BM algorithmwas then describedwhich can save more resources than the traditional one.Experimental results indicate that the decoder can accomplish the task of IP block error correction and can accept an input data rate up to30Mbit/s.The primary architecture of ProASIC PLUS chip and the key technology of its implementation on FPGA were finally presented.
Key words: IP block, RS code, decoder, modified BM algorithm, field programmable gate array
CLC Number:
TN911.22
Yang Bo Yin Jun-xun Shi Lei. A RS Decoder for IP Block Error Correction and Its Implementation on FPGA[J]. Journal of South China University of Technology(Natural Science Edition), 2004, 32(11): 66-69.
0 / / Recommend
Add to citation manager EndNote|Reference Manager|ProCite|BibTeX|RefWorks
URL: https://zrb.bjb.scut.edu.cn/EN/
https://zrb.bjb.scut.edu.cn/EN/Y2004/V32/I11/66