华南理工大学学报(自然科学版) ›› 2013, Vol. 41 ›› Issue (6): 17-22.doi: 10.3969/j.issn.1000-565X.2013.06.004

• 电子、通信与自动控制 • 上一篇    下一篇

高速高精度模数转换器的数字后台校准算法

熊召新 蔡敏 贺小勇   

  1. 华南理工大学 电子与信息学院,广东 广州 510640
  • 收稿日期:2012-10-29 修回日期:2012-12-28 出版日期:2013-06-25 发布日期:2013-05-03
  • 通信作者: 蔡敏(1955-),男,教授,博士生导师,主要从事专用集成电路设计与系统集成研究. E-mail:admincai@scut.edu.cn
  • 作者简介:熊召新(1973-),男,博士生,主要从事流水线模数转换器和数模混合电路研究.E- mail:horzonbluz@163.com
  • 基金资助:

    国家“863” 计划项目(2009AA01Z260)

Digital Background Calibration Algorithm for High- Speed and High- Resolution Analog- Digital Converter

Xiong Zhao- xin Cai Min He Xiao- yong   

  1. School of Electronic and Information Engineering,South China University of Technology,Guangzhou 510640,Guangdong,China
  • Received:2012-10-29 Revised:2012-12-28 Online:2013-06-25 Published:2013-05-03
  • Contact: 蔡敏(1955-),男,教授,博士生导师,主要从事专用集成电路设计与系统集成研究. E-mail:admincai@scut.edu.cn
  • About author:熊召新(1973-),男,博士生,主要从事流水线模数转换器和数模混合电路研究.E- mail:horzonbluz@163.com
  • Supported by:

    国家“863” 计划项目(2009AA01Z260)

摘要: 研究了模数转换器( ADC) 的数字后台校准技术,提出了一种针对 2.5 b /级高速高精度流水线 ADC 的数字后台校准算法.在 2.5b /级电容翻转式余量增益电路( MDAC)中注入与输入信号相关的抖动信号,提取 MDAC 中由于电容失配和放大器增益有限性造成的非线性误差,并在最终的数字输出端对这些误差进行校准.文中提出的数字后台校准算法具有电路实现简单、不中断 ADC 正常工作、适合高速高精度流水线 ADC 等优点,能有效地降低电容失配和放大器有限增益等非理想因素对流水线 ADC 精度的影响.仿真结果表明,经校准后的 ADC 信号噪声失真比可从 63.3dB 提高到 78.7dB, 无杂散动态范围由63.9dB 提高到 91.8dB.

关键词: 流水线模数转换器, 校准, 抖动信号, 电容失配, 放大器, 有限增益

Abstract:

 This paper deals with the digital background calibration technique of analog- to- digital converter (ADC) and presents a new algorithm applied to the high- speed and high- resolution 2.5- b/stage pipelined ADC.In this algorithm,signal- dependent dither signals are injected into the 2.5- b/stage flip- over multiplying DAC (MDAC) to measure the nonlinear errors resulting from capacitor mismatch and finite opamp gain in MDAC and feed back the errors to the digital outputs of pipelined ADC for correction.This calibration algorithm is easy to realize and can works at very high speed without interrupting the normal operation of high- resolution ADC.Moreover,it can effectively calibrate all gain errors resulting from capacitor mismatch,finite opamp gain and other sources.Behavior simulation results show that,by using the proposed calibration scheme,the signal- to- noise distortion ratio increases from 63.3dB to 78.7dB and the spurious- free dynamic range improves from 63.9dB to 91.8dB.

Key words: pipelined analog- to- digital converter, calibration, dither signal, capacitor mismatch, amplifier, finitegain

中图分类号: